image of Team L3 EVO 2.5

Team L3 EVO

SSD Specification and Info

Team L3 EVO is an Entry-Level SATA SSD produced and sold by Team. The device comes with SATA/AHCI interface and 2.5" form factor - a good fit for both desktop and laptop computers. This SSD has a maximum sequential read-write speed of up to 530/500 MB per second, making it ideal for gaming and workstation PCs.

Due to its lack of DRAM memory, Team L3 EVO has slight disadvantages over SSDs with DRAM memory. This SSD is using a TLC NAND flash memory with 64 cell layers.


Specification

Model
InterfaceSATA/AHCI
Form factor2.5"
Capacity120GB-960GB
ControllerPhison S11
ConfigurationSingle-core, 2-ch, 8-CE/ch
DRAMNo
HMBN/A
NAND brandKioxia
NAND typeTLC
Layer64
R/W speed530/500 MB/s
TierEntry-Level SATA
ManualTeam L3 EVO

NAND type

Team L3 EVO is using a TLC (3 bits per cell) NAND manufacurted by Kioxia with 64 cell layers on top of each other.

The TLC is the most common type of SSD NAND flash memory found on the market at the moment. It is faster, less durable, but still cheaper than the other, more expensive variants - SLC and MLC.

The main advantage of this type of NAND chips is the fact that the cost per gigabyte is much lower, allowing high capacity SSDs at affordable price.

The Controller

Team L3 EVO is using Phison S11 SSD controller to connect the NAND memory to the SATA/AHCI interface. The controller has Single-core, 2-ch, 8-CE/ch configuration.

Typically, SSD controllers are microprocessors. In this case we have Single-core, 2-ch, 8-CE/ch processor responsible for controlling the SSD in such way, so that the data coming from the interface can be stored on to the NAND flash memory.

Some SSDs have simpler controllers with fewer communication channels and less cores.

Among other things, the controller also manages the SLC caching, optimizing the DRAM cache, encryption, LDPC, garbage collection, wear-leveling as well as TRIM

DRAM Cache

Team L3 EVO has no separate DRAM chip to store the SD mapping tables to speeds up the data access.

As soon as the OS requests some data from the SSD, the SSD needs to know exactly where it is on the drive. Because garbage collection moves the data constantly, the controller relies on the mapping tables to locate it.

These tables are stored in DRAM cache, where they are accessed much more quickly than in NAND flash.

Therefore, SSDs with DRAM-less architecture have more random write and read operations. This makes the device perform worse and last shorter if they are not HMB enabled.

HMB Support

There is no HMB architecture available on the Team L3 EVO to store the mapping tables. The device either doesn't support the architecture or uses DRAM cache.

The HBM is used to reduce the cost of production of NVMe SSDs with DRAM Cache, SSDs with this type of controllers can leverages the host system's DRAM instead of an onboard DRAM chip to host the FTL mapping table used by flash storage.